Filter

Meine letzten Suchanfragen
Filtern nach:
Budget
bis
bis
bis
Typ
Fähigkeiten
Sprachen
    Jobstatus
    3,286 fpga Gefundene Jobs, Preise in EUR
    FPGA design Beendet left

    FPGA design and architecture. More details will be discussed after reviewing resume.

    €47551 (Avg Bid)
    €47551 Gebot i.D.
    2 Angebote

    I am looking for some one to make a memory that has a hold staus while memory is fetching memord ,the input pins are Adsress (32-Bits) ,Data (32-Bits) ,Read and write seprate (1 Bit each), abd for out put must have a hold output (1-Bit) which should be at logic high when memory is busy while reading.

    €310 (Avg Bid)
    €310 Gebot i.D.
    3 Angebote

    ...depending on deviation) c) FM Video demodulator with AGC and AFC output (automatic gain & automatic frequency control) d) FM Stereo audio demodulator PLL with bandpass filter ( 6.0MHz, 6.5 MHz for example) e) PAL and NTSC deemphasis switchable f) High quality video amplifier for 1Vss e) High quality stereo audio amplifier All components shall be in SMD, we can manufacture the pcb if a DSP or FPGA is used 2 pcs preprogrammed units have to be sent for testing. The hardware design and the software of the uPC must be fully documented. The design needs to meet regulatory and industry compliance requirements. You must be able to meet deadlines agreed by both parties. If you think you have the skills and time required please get in touch – this is basically ...

    €158 (Avg Bid)
    €158 Gebot i.D.
    7 Angebote
    VHDL consult Beendet left

    I'm working on a small project which implements a simple (slow) serial CPU bus in a FPGA. The CPU bus is 2 bits wide and uses a transition based protocol. The code is written in VHDL and functional but the system contains bugs. You will review my code, consult me how to improve it and try to find bugs. The code base is only a few hundred lines and is simple in nature. The bug(s) can be in the code but also in my physical setup. Communication will go through a chat application such as MSN, Google Talk, IRC (I'm open to alternatives). My timezone is GMT+2. I expect you to have a good knowledge of VHDL, Experience with Altera FPGA and the Quartus II development environment, basic to good knowledge of digital electronics. A bonus upon succesful completi...

    €161 (Avg Bid)
    Featured
    €161 Gebot i.D.
    12 Angebote

    I have an Altera DE2-115 evaluation board with a Cyclone 4 FPGA processor (EP4CE115F29C7). I need a HDL design either written in Verilog or VHDL that implements a SPI core. I want to transfer data between the FPGA evaluation board and a PIC24 microprocessor evaluation board from Microchip. The data consists only of a few bytes that are transferred in both directions approximately every second. The HDL design must be written so that i can use it directly in Quartus II software by embedding the SPI core into a top level schematic file. You should only make a bid if you are familiar with Quartus II and if you have the necessary hardware to test your SPI HDL design, or if you have so much experience with FPGA SPI that you are very confident that your design will work.

    €182 (Avg Bid)
    €182 Gebot i.D.
    13 Angebote

    ...clearly show the contributions of the various sub-tasks. The report should include at least the following items: i. a complete functional description of the system. Also include a block diagram of your synthesized design ii. a description of how the system has been mapped onto the board resources, including pin-outs and include a summary of the FPGA resources used. iii. A discussion of the simulation rationale (i.e. what you were trying to achieve) and the results – annotated in a manner that makes is completely clear that you have achieved what you set out to achieve. iv. A discussion of the results of the timing analysis. Discuss area and performance. Were there a...

    €148 - €443
    €148 - €443
    0 Angebote

    I need a good example / framework for doing a custom camera driver. We'll be creating an USB camera that outputs the video data as frames through USB. To do the hardware development, we'll need a simple video driver frame. We need to be able to code the audio/video unpacking inside the driver, as we're developing the packing in the camera FPGA. The driver sample must have the following features: When a USB device with correct (TBD) VID/PID combination is connected, start the driver and open 4 connections (1in 1out for control, 1in for video data, 1in for audio data). Any commonly available device will do for an example of this part as long as the code is well commented. Mouse, Suggest a device for this part. (We'll be using Cypress FX2LP chips for USB o...

    €118 (Avg Bid)
    €118 Gebot i.D.
    1 Angebote

    Hello You will get $2000 if you get me a job in Saudi Arabia or in other countries as well. I am a digital design engineer with large experience in system-level design, simulation of various communication systems and digital signal processing targeting FPGA as an implementation platform. Further details can be discussed with the interested bider. Thanks Ahmed

    €465 - €1861
    €465 - €1861
    0 Angebote
    Radio engineer Beendet left

    ...lasers and high speed cameras is used there. The modern algorithms of computer vision perform into our measurement systems. We are looking for radio engineer who can operate with complicated tasks, concerned of microelectronics development. Requirements: At least 5 years of microelectronics development experience. High education (master degree desirable). Experience in video processing. FPGA skills, microcontroller skills. Good knowledge of C++. Deep knowledge of physics. Deep knowledge of mathematics, numerical methods, signals processing, well algorithmic grounding. Skills in modeling environments: Matlab - necessary, LabView – desirable. Also, it necessary that candidate has possibility to long business trips to Syktyvkar or leaving for Russia. Con...

    €2242 (Avg Bid)
    €2242 Gebot i.D.
    8 Angebote
    FPGA Developer Beendet left

    Skills required: * Experience with Xilinx Virtex-5 or Virtex-6 FPGA * Experience with Xilinx EDK designs * Competent in VHDL Extras: * Experience with XUPV5 development board * Access to a XUPV5 development board The job is to develop a peripheral core in VHDL and a test project for EDK to verify the core on the XUPV5 board. The peripheral will use the PCI Express Endpoint internal core of the Virtex-5 FPGA and provide a user FIFO interface. The peripheral will contain a DMA scatter gather engine to enable the software in the host PC to setup DMA transfers between the host PC and the FIFOs. There will be 8 FIFOs (or channels) that can be targeted by the host software.

    €296 (Avg Bid)
    €296 Gebot i.D.
    2 Angebote

    I have developed an interface between PC and FPGA through Ethernet and tested by Telnet and receiving raw data at PC Now i want that Ethernet should be interface with live streaming data from camera (the video capturing from camera is already achieved and data is saved in external memory ) so that i can save the video capture from camera in PC Basically it is required to interface two models i.e video capture model which take camera input and Ethernet model so that data can be sent to PC i have used Xilinx Platform Stdio (10.1) The job should be completed is 5 to 6 days maximum...

    €182 (Avg Bid)
    €182 Gebot i.D.
    3 Angebote

    Iam doing compression on fpga .I have created a 8x8 motion jpeg compression core and its simulation is oky (working correctly in ISE) but it is giving me problem in fpga which is to be sorted out and should be corrected 2nd i have created a model which take input from camera and saves video in external memory and displays on projector (tested i.e working correctly) 3rd i have made another model which interface the ethernet of Kit with testing purpose i have send a video through matlab to fpga ,saved in external memory and received back on PC(the program is working correctly) Now the task is to first correct the core and then integrate all these model to get final product FINAL PRODUCT: input from camera compression is done and outputs through ethernet and save ...

    €249 (Avg Bid)
    €249 Gebot i.D.
    4 Angebote

    I am the moderator of 2 linkedin groups which needs to have logos. The one is "ARM FPGA" with focus on ARM processor and FPGA (such as Actel's SmartFusion etc.) The second one is "Linux Home Automation" with focus on Linux based home automation products. I need 2 logos for these groups, nothing fancy, something simple.

    €58 (Avg Bid)
    €58 Gebot i.D.
    13 Angebote
    USB 3.0 driver Beendet left

    USB 3.0 driver circuit design FPGA coding PCB layout

    €337 (Avg Bid)
    €337 Gebot i.D.
    4 Angebote

    I Have done video capturing on xilinix following task has to be done 1 video compression 2 video decompression or use a pc to decode the compressed video Time line 40 days

    €517 (Avg Bid)
    €517 Gebot i.D.
    10 Angebote

    ... The project is to create a carrier board similar to the Gumstix Tobi but with additional functions. The carrier board is for the Gumstix Overo FE computer module. The initial phase is to have the carrier board include : Power regulation (PTN7800WAH) 10/100 Ethernet (LAN9221) 10/100/1000 Gig Ethernet to USB (LAN7500) Super Cap backup voltage for Gumstix RTC Spartan6 16LX/25LX FPGA on the Gumstix's expansion bus Additional Audio Codec (TLV320AIC3254) + PA Serial Ports (RS232/RS485 via MAX3160) LCD port to 1.4" x 1.4" OLED (Sparkfun LCD-09678) Accelerometer (ADIS16240) JTAG header microSD slot (Molex 500901-0801) Dual 2mm Samtec (40 positions) for I/O and power position along the narrow edges of the board. The PCB is expected to be 4 or ...

    €450 (Avg Bid)
    €450 Gebot i.D.
    17 Angebote

    ...freelancer. The project is to create a carrier board similar to the Gumstix Tobi but with additional functions. The carrier board is for the Gumstix Overo FE computer module. The initial phase is to have the carrier board include : Power regulation (PTN7800WAH) 10/100 Ethernet (LAN9221) 10/100/1000 Gig Ethernet to USB (LAN7500) Super Cap backup voltage for Gumstix RTC Spartan6 16LX/25LX FPGA on the Gumstix's expansion bus Additional Audio Codec (TLV320AIC3254) + PA Serial Ports (RS232/RS485 via MAX3160) LCD port to 1.4" x 1.4" OLED (Sparkfun LCD-09678) Accelerometer (ADIS16240) JTAG header microSD slot (Molex 500901-0801) Dual 2mm Samtec (40 positions) for I/O and power position along the narrow edges of the board. The PCB is expected to ...

    €448 (Avg Bid)
    €448 Gebot i.D.
    3 Angebote

    I have a Win CE 5 application that is written for ARM9 CPU running an industrial machine. the application is divided into 2 parts: 1 /. GUI that respond to buttons 2. Communication (DLL) that communicates with BL layer that is implemented on an FPGA. a new hardware is created that has all BL within the application so the FPGA is removed. the tasks are: 1. GUI is untouched 2. Code redesign 3. remove communication code 4. add BL into the application 5. write drivers (SPI, I2C,UART). some of this is provided by the vendor but some adaptations are needed. 6. upgrade to wince 6 Please respond ONLY if you have good experience with WinCE.

    €3783 (Avg Bid)
    €3783 Gebot i.D.
    12 Angebote

    Zlecenie polega na uproszczeniu projektu demonstracyjnego w Quartusie 9.1. Należy usunąć zbędne elementy oraz okomentować kod. Proszę licytować koszt wykonania tych czynności, w komentarzu dodatkowo proszę podać cenę "konsultacji" za godzinę.

    min €2
    min €2
    0 Angebote

    ...that softcore procesor on FPGA to run an application program (edge detection algorithm : sobel edge detection). i want to do real time video processing using FPGA. i want the code to be written in either VHDL or C. the design of softcore processor is similar to the tutiorial given in the altera website under name"introduction to SOPC builder using VHDL" ## Deliverables 1) All deliverables will be considered "work made for hire" under U.S. Copyright law. Employer will receive exclusive and complete copyrights to all work purchased. (No 3rd party components unless all copyright ramifications are explained AND AGREED TO by the employer on the site per the worker's Worker Legal Agreement). i want the project in running condition. i want to coder...

    €79 (Avg Bid)
    €79 Gebot i.D.
    3 Angebote

    Development of a PID controller in HDL (VHLD or Verilog) for Xilinx FPGA Spartan 6. The development shall be with WEBPACK Xilinx. The? implemented PID shall not be larger than 400 slices. The The PID shall be developed? at 32bits precision, and intermendiate values extended at 48 bits and shall include: • command ??" The setpoint, as commanded. • feedback ??" as measured by a feedback device. • output ??" The elaborated output command that is the control signal . • error ??" is command minus feedback. • enable ??" A bit enabling the PID. If false, all integrators are reset, and the output is forced to zero. If true, the loop operates normally. The PID gains, limits, and other ’tunable’ features of the loo...

    €506 (Avg Bid)
    €506 Gebot i.D.
    5 Angebote

    I need information on all FPGA, CPLD and ASIC chips from the internet. The information should be returned in .xls format. There information's required r name, origin, technical info's like, clock speed, number of pins, number of reconfigurable gates and all other technical info's that is available on the internet. There r few chips of these kinds online, so it wouldn't be a tough and lengthy job. Please bid who can complete it within 3 days. Daily update is required. For more info just send me a message. Imon ## Deliverables 1) All deliverables will be considered "work made for hire" under U.S. Copyright law. Employer will receive exclusive and complete copyrights to all work purchased. (No 3rd party components unless all copyright ramifications are ...

    €12 (Avg Bid)
    €12 Gebot i.D.
    7 Angebote

    There is a requirement based on P-SOC/FPGA with following details. 1. The system should have following interfaces: a. USB b. PCMCIA c. RS-422 d. ARINC-717 e. ethernet 2. The system should be able to acquire data on RS-422 & ARINC-717 interface. 3. The system should then be able to store the data in to an external memory(256 MB) & PCMCIA card. 4. The system should be able to retrieve the stored data using USB and ethernet interface.

    €1059 (Avg Bid)
    €1059 Gebot i.D.
    10 Angebote

    i want to implement softcore processor NIOS 11 on FPGA. i need the code for this to run on FPGA. ## Deliverables 1) All deliverables will be considered "work made for hire" under U.S. Copyright law. Employer will receive exclusive and complete copyrights to all work purchased. (No 3rd party components unless all copyright ramifications are explained AND AGREED TO by the employer on the site per the worker's Worker Legal Agreement). ## Platform quartus ii 9.1

    €28 - €37
    €28 - €37
    0 Angebote

    Project: Ethernet Hub/Repeater on FPGA Ethernet: 10/100 Base, Opencore IP Connection: 2 IP Core + Host Languages required: HDLs (Verilog, VHDL), HVLs (Tcl, Perl), C Required skills: Ethernet, FPGA design - If this work is successful, I have more project to work together. - Compensation is based on your contribution. We will work together, and I can handle all. But, I may expect at least around 50% contribution, sorry not for entry level. - Local (Toronto Canada) preferred, but not mandatory.

    €2722 (Avg Bid)
    €2722 Gebot i.D.
    8 Angebote

    Verilog design and testing skills

    €1108 (Avg Bid)
    €1108 Gebot i.D.
    15 Angebote

    The FPGA project is to porting a WLAN’s PHY cores into a Xilinx FPGA development board (E.g Spartan 3A). Use of the public domain WLAN’s PHY cores from Rice University’s WARP project (), the cores (Matlab Simulink’s mdl files) porting into a Xilinx FPGA development board. We recommend to goto the link (above), download the matlab files, and try out yourself first before your bid. Details Project Tasks are followings; • Break the WARP’s Simulink’s mdl files into transmitter (Tx) and receiver (Rx) parts (currently, the WARP mdl files are combined) because the core logics are too big for the Spartan3A chip, and port the each part into a Xilinx’s Spartan3A-DSP board. • Perform a slight modification and adding for ...

    €1864 (Avg Bid)
    €1864 Gebot i.D.
    16 Angebote

    Develop the firmware for FPGA board that acts as converter between CPRI optical links and SRIO buses, based on off-the-shelf IP cores for CPRI and SRIO. Delivery includes code with full working and tested implementation.

    €3490 (Avg Bid)
    €3490 Gebot i.D.
    8 Angebote

    Need to design a FPGA Temperature monitoring system using VHDL. The target board used is a Spartan 3A starters development kit. Temperature sensor is a K-type thermocouple connected via the RS232 port. Refer Sensor circuit attached. Readings should be displayed in the onboard LCD of the target board.

    €158 (Avg Bid)
    €158 Gebot i.D.
    13 Angebote

    ...(architecture design and coding in VHDL). I have no prior experience in this field. Can you help me out. I have given a short note on my project below. I have to design a barrel processor that has to execute only one instruction from each thread at a time for all threads upto N threads. I need to design the architecture for the Barrel processor and has to implement the processor on a FPGA by using VHDL. So, I have to take a basic architecture of any of the processor and have to modify it such that the processor has N - number of PC,SP,SR,Thread IDs,etc. for each thread. I have to cycle all these registers of each thread at their turn executing only one instruction at a time. For example Thread -1 is taken and all its corresponding CPU registers...

    €252 (Avg Bid)
    €252 Gebot i.D.
    7 Angebote

    I need simple solution for analog-to-digital conversion using the Xilinx Spartan 3E FPGA and the onboard A/D converter on Xilinx Spartan 3E Starter Kit development board. I need to sample signals on 2 channels of the A/D converter with the sampling frequency of about 1.5 MHz. The solution should be developed as an vhdl-module.

    €137 (Avg Bid)
    €137 Gebot i.D.
    7 Angebote

    I need an Electronics Engineer with good experience in VHDL programming, PCI board design, DMA. The deliverables are schematics, gerbers, and BOM.

    €1857 (Avg Bid)
    Featured
    €1857 Gebot i.D.
    20 Angebote

    ...You should have extensive knowledge and experience in developing and testing WiMAX MAC with WiMAX baseband radio. We have a WiMAX BB ready and we will need you to make our existing MAC lab and field ready. We will furnish a development platform containing the Virtex 5 SX50 ( or SX95) FPGA, an Xscale PXA270 processor, and the baseband radio. There is a JTAG connection for the FPGA. The processor contains a full Linux OS and has drivers for loading the FPGA bitmap file, and communicating between the FPGA and Xscale over the external memory bus. There are APIs contained in the Xscale for operating the radio including frequency tuning T/R switching, gain control, etc and there is also an Ethernet connection that will permit transferring in new bitmap files, ...

    €20010 (Avg Bid)
    €20010 Gebot i.D.
    6 Angebote

    I want to build an audio chain taking audio in from an analog mic into the Stratix board, perform the appropriate processing and transfer into a buffer for on demand use by the host system over USB. Stratix II has line in, ADC, FPGA and output buffer. I have run the processing in MatLab but have not built the H/W model(s) that can be either used by Quartus or transferred from Simulink to Quartus. I have Quartus running on my workstation but don’t know that much about using it. I have built a demo model (counter) in Quartus II to verify everything is working (including me) but the Quartus S/W does not see the USB Blaster to program the board. I’m presently debugging this, waiting for help from Altera. What I would like to have: Someone who knows enough about Altera tools ...

    €2 - €93 / hr
    €2 - €93 / hr
    0 Angebote

    ...subtopic - What is JTAG - How JTAG work - JTAG interface and connector 2. "ICE" (In-Circuit Emulator). The article about In-Circuit Emulator should include the following subtopic - What is In-Circuit Emulator and its function - The Advantages of ICE (In-Circuit Emulator) - Example of In-Circuit Emulator device. 3. "FPGA and CPLD". The article about "FPGA and CPLD" should include the following subtopic - What is FPGA , What is CPLD - The difference between FGPA and CPLD - The difference between FGPA and Microcontroller - The applications of FGPA in Embedded System The regulation for the above 3 articles are as below 1. Each article must be unique article and each article must pass Copy...

    €31 (Avg Bid)
    €31 Gebot i.D.
    23 Angebote

    We will furnish a development platform containing the Virtex 5 SX50 ( or SX95) FPGA, an Xscale PXA270 processor, and the baseband radio. There is a JTAG connection for the FPGA. The processor contains a full Linux OS and has drivers for loading the FPGA bitmap file, and communicating between the FPGA and Xscale over the external memory bus. There are APIs contained in the Xscale for operating the radio including frequency tuning T/R switching, gain control, etc and there is also an Ethernet connection that will permit transferring in new bitmap files, Xscale code, etc. We will provide full documentation of this system including operating details to you under an NDA. We will supply whatever other documentation and assistance required to accomplish the ...

    €7888 (Avg Bid)
    €7888 Gebot i.D.
    12 Angebote

    ...game bin files * working example of the original board * a pc equipped with Altera’s legacy Max+Plus II Programming designer suite * a Byte Blaster MV cable(generic) * original Master Blaster cable * new game script * new sound files * new graphics Qualified programmers may have one or several of the following skills sets: * Assembler language programming experience with CLPD/FPGA based embedded system boards. * Experience with porting old game roms to emulation mode on modern boards using MAME(Linux). * Experience with porting older games to run in VM mode under modern OS(Linux). The programmer who can demonstrate their ability to most quickly bring the game up to modern standards using any one of the above skill sets will have the inside track o...

    €4654 - €23268
    €4654 - €23268
    0 Angebote

    I am working on Altera's based DE2 board (Development and education board).My aim is to write a code in C and execute the result in oscilloscope through NIOS II soft core processor. The output of this project will be something like this - I write a program on the NIOS II software to generate a waveform and I can see that waveform in the oscilloscope which is connected to the DE2 board. ## Deliverables 1) Complete and fully-functional working program(s) in executable form as well as complete source code of all work done. 2) Deliverables must be in ready-to-run condition, as follows? (depending on the nature? of the deliverables): a)? For web sites or? other server-side deliverables intended to only ever exist in one place in the Buyer's environment--Deliverables must be i...

    €28 - €186
    €28 - €186
    0 Angebote

    ...and program VHDL for low cost SDRAM controller using FPGA: Requirements: 1) Can use single slot standard PC133 SODIMMs 2GB notebook memory with standard SODIMM slot 2) Operates as? SPI SDRAM (same design as? Microchip 32kbyte SPI SRAM? <>? except 32bits to support 2GB of memory) 3) Has SPI interface (CS, CLK, DI, DOUT) with following commands: OP CODE + Address + DATA OP Codes: 00 -read register 01 -write register Address: 32bits DATA: 32bits 32 bit Registers: Address: 0x00 Status 4) 6 pin interface with 2x3 .1" headers pin 1: +3.3V pin 2: GND pin 3: DI pin 4: DOUT pin 5: CLK You should? can use free open IP FPGA Core for SDRAM and IP core? interface and just make supporting

    €529 (Avg Bid)
    €529 Gebot i.D.
    6 Angebote

    Objectives: * Display more complex graphics onto the screen using stored bitmaps * Combining BRAMS and VGA components to make more substantial designs ++++++++++++++++++++++++++++++++++++++++++++++++++++ your name on the screen: 2. Displaying a flag on the screen. We are using VHDL here. Xilinx ISE version 10.1 ## Deliverables Rent A Coder requirements notice: As originally posted, this bid request does not have complete details. Should a dispute arise and this project go into arbitration "as is", the contract's vagueness might cause it to be interpreted against you, even though you were acting in good-faith. So for your protection, if you are interested in this project, please work-out and document the requirements onsite. 1) Complete and fully-functional working...

    €39 (Avg Bid)
    €39 Gebot i.D.
    1 Angebote

    ...windows XP to develop the device driver? for? Windows? XP.? The device should use the generic WIN XP ? ATA/IDE driver. The current device is working properly in Linux and windows 98/95 and DOS.? The detailed information will be given for selected bidders. ## Deliverables We are working on a hardware project which has an ATA/IDE interface and acts as a storage device like a hard drive. We are using FPGA technology and we developed an IP for communicating to the PC using ATA protocol. The device can work up to PIO Mode 2 and Multiword DMA mode 0. It is detected properly in BIOS and works in DOS/Win95/Win98 (generic driver) and Linux (Libata and old IDE driver).In the XP windows we want to use the generic ATA/IDE driver, But we have really weird problem in XP. The device is detec...

    €804 (Avg Bid)
    €804 Gebot i.D.
    3 Angebote
    state machines Beendet left

    its a stae machines for telrobot controller, so all what i need is in the attached files . i do this state machines in the program called "FPGA Advantage" . i need help in this ? project? , if anyone can help me just conact me , you can just fill the appendix and comlete the steps without uesing the progrm which is FPGA Advantage, because i have to do this projct by myself .so? if you dont know the progrme, just fill the table of the robot actions and draw the graphical state machine of this table, and if you know this progrme do the rest steps which you will find in the attached files.

    €74 (Avg Bid)
    €74 Gebot i.D.
    3 Angebote

    Top fpga Gemeinschafts-Artikel